A4 Vertaisarvioitu artikkeli konferenssijulkaisussa
Comparative study of synthesis for asynchronous and synchronous cache controllers
Tekijät: Tuominen J, Santti T, Plosila J
Toimittaja: N/A
Julkaisuvuosi: 2006
Kokoomateoksen nimi: Proceedings of the 24th IEEE Norchip Conference
Tietokannassa oleva lehden nimi: 24th Norchip Conference, Proceedings
Aloitussivu: 11
Lopetussivu: 14
Sivujen määrä: 2
ISBN: 978-1-4244-0772-9
DOI: https://doi.org/10.1109/NORCHP.2006.329233
Tiivistelmä
The asynchronous design approach is an interesting alternative for modern System-On-Chip (SoC) designs because of its several benefits. Self-timed circuit have potential for low-power and low-noise design. Moreover, the modularity and the composability of asynchronous systems are favorable properties. This is partly due to the chips getting larger and denser, resulting in serious difficulties in the clock tree design. One of disadvantages has been the lack of commercial computer aided design (CAD) tools. This paper presents synthesis flow targeted for self-timed VLSI circuits provided by Handshake Solutions. The performance of the synthesis tool is compared with its synchronous counterpart in terms of area and speed. We have chosen to use cache controllers as case study.
The asynchronous design approach is an interesting alternative for modern System-On-Chip (SoC) designs because of its several benefits. Self-timed circuit have potential for low-power and low-noise design. Moreover, the modularity and the composability of asynchronous systems are favorable properties. This is partly due to the chips getting larger and denser, resulting in serious difficulties in the clock tree design. One of disadvantages has been the lack of commercial computer aided design (CAD) tools. This paper presents synthesis flow targeted for self-timed VLSI circuits provided by Handshake Solutions. The performance of the synthesis tool is compared with its synchronous counterpart in terms of area and speed. We have chosen to use cache controllers as case study.