Full-duplex link implementation using dual-rail encoding and multiple-valued current-mode logic
: Nigussie E, Plosila J, Isoaho J
: 2006 IEEE International Symposium on Circuits and Systems
: 2006
: IEEE International Symposium on Circuits and Systems. Proceedings
: Proceedings of 2006 IEEE International Symposium on Circuits and Systems
: 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS
: IEEE INT SYMP CIRC S
: 2217
: 2220
: 2
: 978-0-7803-9389-9
: 0271-4302
DOI: https://doi.org/10.1109/ISCAS.2006.1693060
In this paper we present the circuit implementation of a new asynchronous on-chip link structure, where two modules placed on the opposite sides of the link can exchange data simultaneously. The link uses a special communication protocol called 2-color 1-phase in which the number of communication actions per transfer is only one, making it potentially faster than the conventional handshake-based protocols. The transceiver circuits are designed using multiple-valued current-mode logic, linear summation is implemented by wiring without active devices simplifying the resulting circuitry. By using 90mV voltage swing the power consumption of the link is 16mW for 178ps propagation delay and 2mm interconnect length. The circuit is designed and simulated using Cadence Analog Spectre with a 0.13um CMOS technology.