A4 Refereed article in a conference publication
PDNOC: An Efficient Partially Diagonal Network-on-Chip Design
Authors: Thomas Canhao Xu, Ville Leppänen, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen
Editors: Roman Wyrzykowski, Jack Dongarra, Konrad Karczewski, Jerzy Waśniewski
Conference name: Parallel Processing and Applied Mathematics
Publisher: Springer
Publication year: 2014
Journal: Lecture Notes in Computer Science
Book title : Parallel Processing and Applied Mathematics
Series title: LNCS
Volume: 8384
First page : 513
Last page: 522
Number of pages: 10
ISBN: 978-3-642-55223-6
ISSN: 0302-9743
DOI: https://doi.org/10.1007/978-3-642-55224-3_48
With the constantly increasing of number of cores in multicore processors, more emphasis should be paid to the on-chip interconnect. Performance and power consumption of an on-chip interconnect are directly affected by the network topology. The efficiency can also be optimized by proper mapping of applications. Therefore in this paper, we propose a novel Partially Diagonal Network-on-Chip (PDNOC) design that takes advantage of both heterogeneous network topology and congestionaware application mapping. We analyse the partially diagonal network in terms of area usage, power consumption, routing algorithm and implementation complexity. The key insight that enables the PDNOC is that most communication patterns in real-world applications are hot-spot and bursty. We implement a full system simulation environment using SPLASH-2 benchmarks. Evaluation results shown that, the proposed PDNOC provides up to 25% improvement in execution time over concentrated mesh, and 3.6x better energy delay product over fully connected diagonal network.