A4 Vertaisarvioitu artikkeli konferenssijulkaisussa

An Injection-Locked Oscillator-Multiplier Circuitry Suitable for MB-OFDM Clock Generation




TekijätKoivisto T

Konferenssin vakiintunut nimiIEEE International Symposium on Circuits and Systems

Julkaisuvuosi2015

JournalIEEE International Symposium on Circuits and Systems. Proceedings

Aloitussivu1690

Lopetussivu1693

Sivujen määrä-1858

ISSN0271-4302

DOIhttps://doi.org/10.1109/ISCAS.2015.7168977


Tiivistelmä

A circuit architecture capable of generating fasthopping multiple local oscillator signals is presented. It is based on first harmonic injection-locked ring-oscillator, which extracts the Nth harmonic from an N-stage injection-locked oscillator. To study this technique, a multiply-by-nine with nine-stage single-ended ring-oscillator has been fabricated using 350nm CMOS technology. The free-running frequency of the oscillator is 1.05 GHz with a phase-noise of -71 dBmldBc at the 1 MHz offset frequency. The locked phase-noise is -116 dBmldBc. The circuit draws 6 rnA from a 1.5 V supply. Further, based on the proposed circuit, the clock architecture suitable for MB-OFDM has been simulated using 65 nm CMOS technology.



Last updated on 2024-26-11 at 17:59