A4 Vertaisarvioitu artikkeli konferenssijulkaisussa
A cellular architecture for memristive stateful logic
Tekijät: Tissari Jari, Lehtonen Eero, Laiho Mika, Koskinen Lauri, Poikonen Jussi
Konferenssin vakiintunut nimi: International Workshop on Cellular Nanoscale Networks and their Applications
Julkaisuvuosi: 2014
Journal: International Workshop on Cellular Nanoscale Networks and their Applications
Kokoomateoksen nimi: 14th International Workshop on Cellular Nanoscale Networks and their Applications (CNNA), 2014
Sivujen määrä: 2
ISBN: 978-1-4799-6007-1
ISSN: 2165-0179
DOI: https://doi.org/10.1109/CNNA.2014.6888634
In this paper, we present a CMOS/memristor hybrid architecture for massively parallel logic computations in a CMOL-type memristive memory. The considered architecture enables bit-parallel stateful logic operations, which can be used to efficiently implement vector computations. As examples of computing schemes that benefit from the considered processing architecture, we consider the implementation of a content-addressable memory and binary cellular automata. We verify the correct operation of the considered processing architecture and algorithms using HSPICE simulations.