A1 Vertaisarvioitu alkuperäisartikkeli tieteellisessä lehdessä

Developing a Power-Efficient and Low-Cost 3D NoC Using Smart GALS-Based Vertical Channels




TekijätAmir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen

KustantajaElsevier

Julkaisuvuosi2013

JournalJournal of Computer and System Sciences

Lehden akronyymiJCSS

Numero sarjassa4

Vuosikerta79

Numero4

Aloitussivu440

Lopetussivu456

Sivujen määrä17

ISSN0022-0000

DOIhttps://doi.org/10.1016/j.jcss.2012.09.004


Tiivistelmä
Shorter global interconnects enable 3D NoC structures to offer higher performance, improved packaging density, and lower interconnect power consumption to CMPs and SoCs compared to their 2D counterparts. However, substantial challenges such as high peak temperatures, power densities and area footprints of vertical interconnects in each layer cannot be ignored. In this paper, a power and area efficient 3D NoC architecture based on power-aware Bidirectional Bisynchronous Vertical Channels (BBVC) is proposed as a solution to mitigate these challenges. Instead of using a pair of unidirectional channels for inter-layer communication, utilizing a dynamically self-configurable BBVC enables a system to benefit from low-latency nature of the vertical interconnects. In addition, based on the GALS implementation approach of the proposed channels, a forecasting-based dynamic frequency scaling technique for reducing the power consumption of the inter-layer communication is introduced. Simulation results show that the proposed architecture can reduce up to 47% through-silicon via (TSV) area footprint and up to 18% NoC power consumption with a slight performance degradation compared to a typical Symmetric 3D NoC.



Last updated on 2024-26-11 at 21:24