Lauri Koskinen
Professor of Practice
lauri.koskinen@utu.fi +358 41 461 6166 Assistentinkatu 7 Turku ORCID identifier: https://orcid.org/0000-0002-5495-709X |
Areas of expertise
System-on-Chip architecture: Low-power processing, Verification and sign off, Neuromorphic computing / CiM, On-chip security, Mixed-Mode Processing, Audio & Video analysis
Ultra-low-power digital design: Processor architecture / RISC-V, Sub- and near-threshold design, Library characterization
Semiconductor statistics
R&D Commercialization / IP protection
Semiconductor business development: Patenting, Marketing
Power management: Integrated DC-DC converters, LDOs
Project management / team lead
System-on-Chip architecture: Low-power processing, Verification and sign off, Neuromorphic computing / CiM, On-chip security, Mixed-Mode Processing, Audio & Video analysis
Ultra-low-power digital design: Processor architecture / RISC-V, Sub- and near-threshold design, Library characterization
Semiconductor statistics
R&D Commercialization / IP protection
Semiconductor business development: Patenting, Marketing
Power management: Integrated DC-DC converters, LDOs
Project management / team lead
Biography
Wide expertise ranging from ultra-low-power aspects of deep submicron transistors to the high-level realization of various systems (microcontrollers, deep learning, wireless biomedical sensors, audio and video coders).
Proven track record in commercializing R&D
Excellent communication skills.
Wide range of research contacts from IC design to medical expertise.
Considerable skills in innovative project proposal drafting
Research
Energy Minimization in small to big systems using both conventional and unconventional methods.
Teaching
Processor architecture, Digital and mixed-mode IC design, modern EDA design flow
Publications
- Extreme Path Delay Estimation of Critical Paths in Within-Die Process Fluctuations Using Multi-Parameter Distributions (2023)
- Journal of Low Power Electronics and Applications
(Refereed journal article or data article (A1)) - EM Side-Channel Countermeasure for Switched-Capacitor DC-DC Converters Based on Amplitude Modulation (2021)
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems
(Refereed journal article or data article (A1)) - A 0.4-0.9V, 2.87pJ/cycle Near-Threshold ARM Cortex-M3 CPU with In-Situ Monitoring and Adaptive-Logic Scan (2020) 2020 IEEE Symposium in Low-Power and High-Speed Chips (COOL CHIPS) Hiienkari Markus, Gupta Navneet, Teittinen Jukka, Simonsson Jesse, Turnquist Matthew, Eriksson Jonas, Anttila Risto, Myllynen Ohto, Rämäkkö Hannu, Mäkikyrö Sofia, Koskinen Lauri
(Refereed article in conference proceedings (A4)) - Execution Frequency and Energy Optimization for DVFS-enabled, Near-threshold Processors (2020) 2020 10th International Conference on Advanced Computer Information Technologies (ACIT'2020) Mäkikyrö Sofia, Tuoriniemi Samuli, Anttila Risto, Koskinen Lauri
(Refereed article in conference proceedings (A4)) - Reconfigurable Switched Capacitor DC-DC Converter for Improved Security in IoT Devices (2018) 2018 28th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS) Jevtic R., Ylitolva M., Koskinen L.
(Refereed article in conference proceedings (A4)) - A 5.3 pJ/op Approximate TTA VLIW Tailored for Machine Learning (2017)
- Microelectronics Journal
(Refereed journal article or data article (A1)) - A fully integrated 2:1 self-oscillating switched-capacitor DC-DC converter in 28 nm UTBB FD-SOI (2016)
- Journal of Low Power Electronics and Applications
(Refereed journal article or data article (A1)) - A Performance Case-Study on Memristive Computing-in-Memory versus Von Neumann Architecture (2016) Proceedings Data Compression Conference Koskinen L, Tissari J, Teittinen J, Lehtonen E, Laiho M, Poikonen JH
(Other (O2)) - Implementing Minimum-Energy-Point Systems With Adaptive Logic (2016)
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems
(Refereed journal article or data article (A1)) - A Fully Integrated Self-Oscillating Switched-Capacitor DC-DC Converter for Near-Threshold Loads (2015) 2015 IEEE Asian Solid-State Circuits Conference (A-SSCC) Matthew J. Turnquist, Markus Hiienkari Jani Mäkipää, Lauri Koskinen
(Refereed article in conference proceedings (A4)) - A robust ultra-low voltage CPU utilizing timing-error prevention (2015)
- Journal of Low Power Electronics and Applications
(Refereed journal article or data article (A1)) - Fully Integrated DC-DC Converter and a 0.4V 32-bit CPU with Timing-Error Prevention Supplied from a Prototype 1.55V Li-ion Battery (2015) 2015 Symposium on VLSI Circuits-Digest of Papers Turnquist M, Hiienkari M, Makipaa J, Jevtic R, Pohjalainen E, Kallio T, Koskinen L
(Refereed article in conference proceedings (A4)) - K-means clustering in a memristive logic array (2015) 2015 IEEE 15TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO) Tissari J, Poikonen JH, Lehtonen E, Laiho M, Koskinen L
(Unrefereed conference proceedings (B3)) - Minimum-Energy Point Design in FDSOI Regular-V-t (2015) Koskinen L, Hiienkari M, Turnquist M, Flatresse P
(Refereed article in conference proceedings (A4)) - Power Optimizations for Transport Triggered SIMD Processors (2015) Proceedings: 2015 International Conference on Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS) Joonas Multanen, Timo Viitanen, Henry Linjamäki, Heikki Kultala, Pekka Jääskeläinen, Jarmo Takala, Lauri Koskinen, Jesse Simonsson, Heikki Berg, Kalle Raiskila,
Tommi Zetterman
(Refereed article in conference proceedings (A4)) - Recursive Algorithms in Memristive Logic Arrays (2015)
- IEEE Journal of Emerging and Selected Topics in Circuits and Systems
(Refereed journal article or data article (A1)) - A 3.15pJ/cyc 32-bit RISC CPU with timing-error prevention and adaptive clocking in 28nm CMOS (2014) IEEE Custom Integrated Circuits Conference (CICC) Markus Hiienkari, Jukka Teittinen, Lauri Koskinen, Matthew Turnquist, Mikko Kaltiokallio, Jani Mäkipää, Arto Rantala, Matti Sopanen
(Refereed article in conference proceedings (A4)) - A cellular architecture for memristive stateful logic (2014)
- International Workshop on Cellular Nanoscale Networks and their Applications
(Refereed article in conference proceedings (A4)) - A cellular computing architecture for parallel memristive stateful logic (2014)
- Microelectronics Journal
(Refereed journal article or data article (A1)) - Battery Development for Ultra-Low-Voltage Systems (2014) Koskinen L, Hiienkari M, Kallio T, Pohjalainen E, Turnquist M
(Refereed article in conference proceedings (A4))